Image for Design Automation for Timing-Driven Layout Synthesis

Design Automation for Timing-Driven Layout Synthesis - SECS198.

Part of the The Springer International Series in Engineering and Computer series
See all formats and editions

Moore's law [Noy77], which predicted that the number of devices in- tegrated on a chip would be doubled every two years, was accurate for a number of years.

Only recently has the level of integration be- gun to slow down somewhat due to the physical limits of integration technology.

Advances in silicon technology have allowed Ie design- ers to integrate more than a few million transistors on a chip; even a whole system of moderate complexity can now be implemented on a single chip.

To keep pace with the increasing complexity in very large scale integrated (VLSI) circuits, the productivity of chip designers would have to increase at the same rate as the level of integration.

Without such an increase in productivity, the design of complex systems might not be achievable within a reasonable time-frame.

The rapidly increasing complexity of VLSI circuits has made de- 1 2 INTRODUCTION sign automation an absolute necessity, since the required increase in productivity can only be accomplished with the use of sophisticated design tools.

Such tools also enable designers to perform trade-off analyses of different logic implementations and to make well-informed design decisions.

Read More
Special order line: only available to educational & business accounts. Sign In
£129.50
Product Details
Springer
1461531780 / 9781461531784
eBook (Adobe Pdf)
621.395
06/12/2012
English
269 pages
Copy: 10%; print: 10%